手机版

ABSTRACT Leakage Power Modeling and Optimization in Intercon

发布时间:2021-06-07   来源:未知    
字号:

Power will be the key limiter to system scalability as interconnection networks take up an increasingly significant portion of system power. In this paper, we propose an architectural leakage power modeling methodology that achieves 95-98 % accuracy agains

LeakagePowerModelingandOptimizationin

InterconnectionNetworks

XuningChenandLi-ShiuanPehDept.ofElectricalEngineering,PrincetonUniversity,NJ08544{xuningc,peh}@ee.princeton.edu

ABSTRACT

Powerwillbethekeylimitertosystemscalabilityasinter-connectionnetworkstakeupanincreasinglysigni cantpor-tionofsystempower.Inthispaper,weproposeanarchitec-turalleakagepowermodelingmethodologythatachieves95-98%accuracyagainstHSPICEestimates.Whenappliedtointerconnectionnetworks,combinedwithpreviousproposeddynamicpowermodels,wegainvaluableinsightsontotalnetworkpowerconsumption.Ourmodelingshowsrouterbu erstobeaprimecandidateforleakagepoweroptimiza-tion.Wethusinvestigatethedesignspaceofpower-awarebu erpolicies,proposeasuiteofpolicies,andexploretheimpactofvariouscircuitsmechanismsonthesepolicies.Simulationsshowpower-awarebu erssavingupto96.6%oftotalbu erleakagepower.

CategoriesandSubjectDescriptors

C.2.1[Computer-CommunicationNetworks]:Networkarchitectureanddesign

GeneralTerms

Measurement,Design

Keywords

Leakagepower,interconnectionnetworks,poweroptimiza-tion

1.INTRODUCTION

Aspowerbecomesthedominantconstraintinmanycom-putersystems,researchintopower-e cientsystemshasthrived.Inmanyofthesesystems,thenetworkfabricisasigni cantconsumerofpower.Thishasresultedinresearchersmodel-ing[9]andoptimizing[8,10]thedynamicpowerconsump-tionofinterconnectionnetworks.Astechnologyscalestodeepsub-micronprocesses,leakagepowerbecomesincreas-inglysigni cantascomparedtodynamicpower.Thereis

Permissiontomakedigitalorhardcopiesofallorpartofthisworkforpersonalorclassroomuseisgrantedwithoutfeeprovidedthatcopiesarenotmadeordistributedforpro torcommercialadvantageandthatcopiesbearthisnoticeandthefullcitationonthe rstpage.Tocopyotherwise,torepublish,topostonserversortoredistributetolists,requirespriorspeci cpermissionand/orafee.

ISLPED’03,August25–27,2003,Seoul,Korea.

Copyright2003ACM1-58113-682-X/03/0008...$5.00.

thusagrowingneedtocharacterizeandoptimizenetworkleakagepoweraswell.

Inthispaper,weproposeanewarchitecturalmethodologyforestimatingleakagepowerthatdistinguishestechnology-dependentfromtechnology-independentvariables,provid-ingthe exibilityofanarchitecture-levelpowermodelwherearchitecturalparameterssu ce,togetherwiththerigorousaccuracyofalow-levelmodel.Anaccuratemodelallowsarchitectstorapidlyestimateleakagepowerastheyiterateacrossalternativedesigns.Weappliedourmethodologytobothon-chipandchip-to-chipinterconnectionnetworks,andvalidatedourestimatesagainstHSPICE,obtaining95-98%accuracy.

Bycombiningourproposedleakagepowermodelwithadynamicpowermodel[9],wewereabletogatherinsightsonthetotalpowerconsumptionofnetworks,characteriz-ingthepowerbreakdownofvariousnetworkcomponentsastechnologyscales.Ourmodelingguidedustoinvestigateandproposepower-awarebu ersasaleakagepoweropti-mizationtechnique.Wethenexplorethedesignspaceofarchitecturalpoliciesforpower-awarebu ers,andproposeasuiteoftechniquesthatareabletosaveupto96.6%oftotalbu erleakagepower.

2.

ANARCHITECTURALLEAKAGEPOWERMODELINGMETHODOLOGY

Leakagecurrenthas vebasiccomponents:reversebiasedpnjunctioncurrent,sub-thresholdleakagecurrent,gatedin-duceddrainleakage,punchthroughcurrentandgatetun-nelingcurrent.Theseleakagecurrentcomponentshaveanalmostlinearrelationwithtransistorwidth.Forinstance,subthresholdcurrentIsubwhichcurrentlydominatesleakagecurrentisde nedasfollows[1]:

I1 exp( Vds

V)exp(VV gs th Vsub=I0

off)tnV(1)

t

IW

0=µ

qεsi·NDEPL

2ΦVt

2

(2)

s

Foragivencircuittypeiandinputstatesatapro-cesstechnology,subthresholdcurrentisalmostproportionaltothetransistorwidthW.Although,di erentcomponentswillhavedi erentimpactonleakagecurrentastechnologyscales,e.g.gatedinduceddraincurrentwillbecomemoreandmoresigni cant,thetotalleakagecurrentstillkeepsanalmostlinearrelationwithtransistorwidth.

ABSTRACT Leakage Power Modeling and Optimization in Intercon.doc 将本文的Word文档下载到电脑,方便复制、编辑、收藏和打印
×
二维码
× 游客快捷下载通道(下载后可以自由复制和排版)
VIP包月下载
特价:29 元/月 原价:99元
低至 0.3 元/份 每月下载150
全站内容免费自由复制
VIP包月下载
特价:29 元/月 原价:99元
低至 0.3 元/份 每月下载150
全站内容免费自由复制
注:下载文档有可能出现无法下载或内容有问题,请联系客服协助您处理。
× 常见问题(客服时间:周一到周五 9:30-18:00)